# Test Flow Use Cases

Document Revision: December 3, 2002 10:30 am

**Author: Dave Dowding** 

#### **Informative statement**

# **Priority ranking:**

1. Must Absolutely required for Minimum Viable Product

2. Want Requested as an anticipated requirement

# **Use Case Overview:**

- 1. Use Case #1: Simple "production" program flow (complete TestMethod Description included)
- 2. Use Case #1a: Simple "production" program flow (program flow info only)

# 1.0 Use Case #1: Simple "production" program flow (TestMethod information included)

# 1.1 Priority - Must

1.1.1 Simplest straight through flow to be supported by P1450.4 extension

# 1.2 Assumptions/Prerequisites

- 1.2.1 This flow shows only the test program flow once all aspects of the program are loaded and tester requirements are initialized. If there are other flows to direct the loading of memories/registers and the initialization sequences, these must be discussed in an other Use Case.
- 1.2.2 No tester-to-DUT connect/disconnect sequences are encompassed in this flow.
- 1.2.3 This sequence is run from start to termination
- 1.2.4 This sequence is focused for single site testing

#### 1.3 Pre-Conditions

1.3.1 This flow shows only the test program flow once all aspects of the program are loaded and tester requirements are initialized

#### 1.4 Tasks/Scenario

- 1.4.1 First FlowNode: A functional continuity test is run, testing first for Shorts and then Opens
  - 1.4.1.1 If this test passes, then the program flow passes to the Second FlowNode.
  - 1.4.1.2 If this test fails:
    - 1.4.1.2.1 Increment and check Consecutive Continuity Fail Counter.
      - 1.4.1.2.1.1 If Consecutive Continuity Fail Counter does not exceed limit, then continue to run DC Continuity test.
      - 1.4.1.2.1.2 If Consecutive Continuity Fail Counter exceeds limit, then terminate program flow execution and production run, issuing a warning.
    - 1.4.1.2.2 Check program startup flag for "Skip\_DC\_Continuity.
      - 1.4.1.2.2.1 If flag is set, then bin the device as a Functional Continuity Fail and terminate the program execution.
    - 1.4.1.2.3 Run the DC Continuity for Shorts and Opens on all pins in the continuity test list.

- 1.4.1.2.3.1 If this fails, bin the device as a Continuity fail, pass the measure fail value out and then terminate the program.
- 1.4.1.2.3.2 If this DC Continuity Test passes continue to the Second FlowNode
- 1.4.2 Second FlowNode: A Basic Functional Test (wiggle) at relaxed levels and timing. This may be a single Functional pattern or a PatternBurst of a list of patterns specific to verify the basic functionality and interconnectivity of the DUT/SoC.
  - 1.4.2.1 If this test passes, then program flow passes to the Third FlowNode.
  - 1.4.2.2 If this test fails:
    - 1.4.2.2.1 Bin the device as a Basic Functionality fail and terminate the program.
- 1.4.3 Third FlowNode: At Speed Functional Test, IP Cores 1, 3, 6 and 7. This test may be composed of a test method that runs the same patterns (PatternBurst) at minimum and then maximum VDD. Fail bins have been established for Fails at each IP Core and VDD\_Min or for VDD\_Max possible.
  - 1.4.3.1 If these tests pass, the program flow passes to the Fourth FlowNode.
  - 1.4.3.2 If this test fails:
    - 1.4.3.2.1 Determine the VDD min or max state of the test and Bin the device as a appropriately for the IP Core At Speed functional fail and terminate the program.
- 1.4.4 Fourth FlowNode: At Speed Functional Test, IP Cores 2, 4, 5, 8, 9 and 10. This test may be composed of a test method that runs the same patterns (PatternBurst) at minimum and then maximum VDD (differing from those in the Third FlowNode). Fail bins have been established for Fails at each IP Core and VDD\_Min or for VDD\_Max possible.
  - 1.4.4.1 If these tests pass, then program flow passes to the Fifth FlowNode.
  - 1.4.4.2 If this test fails:
    - 1.4.4.2.1 Determine the VDD min or max state of the test and Bin the device as a appropriately for the IP Core At Speed functional fail and terminate the program.
- 1.4.5 Fifth FlowNode: Dynamic AC test(s) (i.e. Leakage, VOL/VOH, Output Leakage, etc.) The test is accomplished by running a functional setup pattern that stops at various points where pins are in the appropriate state to be tested. Then if the tests passes, the pattern is run progressively until all pins are tested.
  - Note: if this program being run at WaferSort, this test is not run and the program moves to the Sixth FlowNode.
  - 1.4.5.1 If this run of the test program is at WaferSort, then go directly to the Sixth FlowNode.

- 1.4.5.2 If these tests pass, then program flow passes to the Sixth FlowNode.
- 1.4.5.3 If this test fails:
  - 1.4.5.3.1 The device is Binned as a (AC\_Test Name) fail and the program is terminated.
- 1.4.6 Sixth FlowNode: Operating Idd Test at VDD max. The device is setup to run at VDD max on a specific functional pattern and the Idd measurement(s) taken and tested to limits determined by the type of device selected at program load.
  - 1.4.6.1 If this test passes, then program flow bins the device as Good and program flow terminates.
  - 1.4.6.2 If this test fails:
    - 1.4.6.2.1 The device is Binned as a Idd-VDD\_Max fail and the program is terminated.

#### 1.5 Results/Post-Conditions

- 1.5.1 Appropriate actions can be taken by the Tester-Handler/Prober interface software to bin/mark/map the device relative to the bin results.
- 1.5.2 Appropriate power down and disconnect functions are not shown in this flow but are available to the user to determine correct sequences of those events
- 1.5.3 Appropriate Tester-Prober/Handler interface interactions occur at appropriate points in the Device/Lot process. This may include handling of lot material and reports. These may also be selections determined at program load time.

#### 1.6 Alternatives

1.6.1 The program can be loaded and setup to run as WaferSort, PackageTest, or QA\_Test at load time.

## 1.7 Comments/Questions

1.7.1

#### 1.8 P1450.4/STIL Syntax Example

1.8.1

# 2.0 Use Case #1: Simple "production" program flow (Test Program Flow information Only)

# 2.1 Priority - Must

2.1.1 Simplest straight through flow to be supported by P1450.4 extension

# 2.2 Assumptions/Prerequisites

- 2.2.1 This flow shows only the test program flow once all aspects of the program are loaded and tester requirements are initialized. If there are other flows to direct the loading of memories/registers and the initialization sequences, these must be discussed in an other Use Case.
- 2.2.2 No tester-to-DUT connect/disconnect sequences are encompassed in this flow.
- 2.2.3 This sequence is run from start to termination
- 2.2.4 This sequence is focused for single site testing

#### 2.3 Pre-Conditions

2.3.1 This flow shows only the test program flow once all aspects of the program are loaded and tester requirements are initialized

#### 2.4 Tasks/Scenario

- 2.4.1 First FlowNode: A functional continuity test is run, testing first for Shorts and then Opens
  - 2.4.1.1 Flow Node information:
    - 2.4.1.1.1 Flow Node ID (Unique Name/Number)
    - 2.4.1.1.2 Flow Node Entry type (since this is the first flow node this MAY need this.????)
    - 2.4.1.1.3 TestMethod Parameters from flow to Company Standard Continuity TestMethod (usually none)
    - 2.4.1.1.4 Flow Node Exits
      - 2.4.1.1.4.1 Pass (flow control arc to next flow node)
      - 2.4.1.1.4.2 Fail Functional Continuity (flow control arc to Func\_ContinuityFail Bin)
      - 2.4.1.1.4.3 Fail DC Continuity (flow control arc to DC\_ContinuityFail Bin)
- 2.4.2 Second FlowNode: A Basic Functional Test (wiggle) at relaxed levels and timing. This may be a single Functional pattern or a PatternBurst of a list of patterns specific to verify the basic functionality and interconnectivity of the DUT/SoC.
  - 2.4.2.1 Flow Node information:
    - 2.4.2.1.1 Flow Node ID (Unique Name/Number)

- 2.4.2.1.2 TestMethod Parameters from flow to Basic Functional TestMethod (if any)
- 2.4.2.1.3 Flow Node Exits
  - 2.4.2.1.3.1 Pass (flow control arc to next flow node)
  - 2.4.2.1.3.2 Fail Wiggle Functional (flow control arc to WiggleFuncFail Bin) and terminate the program.
- 2.4.3 Third FlowNode: At Speed Functional Test, IP Cores 1, 3, 6 and 7. This test may be composed of a test method that runs the same patterns (PatternBurst) at minimum and then maximum VDD. Fail bins have been established for Fails at each IP Core and VDD\_Min or for VDD\_Max possible.
  - 2.4.3.1 Flow Node information:
    - 2.4.3.1.1 Flow Node ID (Unique Name/Number)
    - 2.4.3.1.2 TestMethod Parameters from flow to Multi-Core Functional TestMethod (if any)
    - 2.4.3.1.3 Flow Node Exits
      - 2.4.3.1.3.1 Pass (flow control arc to next flow node)
      - 2.4.3.1.3.2 Fail At Speed Functional IP\_Core1-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
      - 2.4.3.1.3.3 Fail At Speed Functional IP\_Core 3-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
      - 2.4.3.1.3.4 Fail At Speed Functional IP\_Core 6-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
      - 2.4.3.1.3.5 Fail At Speed Functional IP\_Core 7-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4 Fourth FlowNode: At Speed Functional Test, IP Cores 2, 4, 5, 8, 9 and 10. This test may be composed of a test method that runs the same patterns (PatternBurst) at minimum and then maximum VDD (differing from those in the Third FlowNode). Fail bins have been established for Fails at each IP Core and VDD\_Min or for VDD\_Max possible.
  - 2.4.4.0.1 Flow Node ID (Unique Name/Number)
  - 2.4.4.0.2 TestMethod Parameters from flow to Multi-Core Functional TestMethod (if any)
  - 2.4.4.0.3 Flow Node Exits

- 2.4.4.0.3.1 Pass (flow control arc to next flow node)
- 2.4.4.0.3.2 Fail At Speed Functional IP\_Core2-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4.0.3.3 Fail At Speed Functional IP\_Core 3-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4.0.3.4 Fail At Speed Functional IP\_Core 5-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4.0.3.5 Fail At Speed Functional IP\_Core 8-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4.0.3.6 Fail At Speed Functional IP\_Core 9-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.4.0.3.7 Fail At Speed Functional IP\_Core 10-VDD\_Min/Max (flow control arc specific Bin) and terminate the program.
- 2.4.5 Fifth FlowNode: Dynamic AC test(s) (i.e. Leakage, VOL/VOH, Output Leakage, etc.) The test is accomplished by running a functional setup pattern that stops at various points where pins are in the appropriate state to be tested. Then if the tests passes, the pattern is run progressively until all pins are tested.

Note: if this program being run at WaferSort, this test is not run and the program moves to the Sixth FlowNode.

- 2.4.5.1 If this run of the test program is at WaferSort, then go directly to the Sixth FlowNode.
- 2.4.5.2 If these tests pass, then program flow passes to the Sixth FlowNode.
- 2.4.5.3 If this test fails:
  - 2.4.5.3.1 The device is Binned as a (AC\_Test Name) fail and the program is terminated.
- 2.4.6 Sixth FlowNode: Operating Idd Test at VDD max. The device is setup to run at VDD max on a specific functional pattern and the Idd measurement(s) taken and tested to limits determined by the type of device selected at program load.
  - 2.4.6.1 If this test passes, then program flow bins the device as Good and program flow terminates.
  - 2.4.6.2 If this test fails:
    - 2.4.6.2.1 The device is Binned as a Idd-VDD\_Max fail and the program is terminated.

## 2.5 Results/Post-Conditions

- 2.5.1 Appropriate actions can be taken by the Tester-Handler/Prober interface software to bin/mark/map the device relative to the bin results.
- 2.5.2 Appropriate power down and disconnect functions are not shown in this flow but are available to the user to determine correct sequences of those events
- 2.5.3 Appropriate Tester-Prober/Handler interface interactions occur at appropriate points in the Device/Lot process. This may include handling of lot material and reports. These may also be selections determined at program load time.

#### 2.6 Alternatives

2.6.1 The program can be loaded and setup to run as WaferSort, PackageTest, or QA\_Test at load time.

## 2.7 Comments/Questions

2.7.1

# 2.8 P1450.4/STIL Syntax Example

2.8.1