Comment Type T Comment Status A The test mode 6 signal generated according to the equations specified in this subclause is not uncorrelated. Autocorrelation present peaks in some delay terms different to 0. Although not observed in experimental results, this thoretically may cause imprecissions in the estimations carried out for transmitter distortion measurement in 115.6.4.8. ### SuggestedRemedy - Change equations according to http://www.ieee802.org/3/bv/public/Nov\_2016/perezaranda\_3bv\_1\_1116.pdf. - Modify the PICS items TM15. TM16 and TM17 accordingly. - Modify the Matlab function tm6gen() in 115.6.4.8 according http://www.ieee802.org/3/bv/public/Nov 2016/perezaranda 3bv 1 1116.pdf. Response Status C ACCEPT. Comment Type TR Comment Status A The shall statement: "The transmitter shall time the transmit symbols sn from its local symbol clock." is not linked to any PICS item. SuggestedRemedy Add PICS item TM18: "Feature: Test mode 6 symbol clock reference. Subclause: 115.5.6 Value/Comment: sn sequence of PAM256 symbols timed with local symbol clock. Status: M" Response Status C ACCEPT. C/ 115 SC 115.6.3.1 P96 L22 # [01-3 Perez De Aranda Alonso, Ruben Knowledge Developme Comment Type TR Comment Status A Unique over-shoot limit is defined for falling-edge and for rising-edge. The max limit is based on the criterion of avoiding optical power clipping, so the limit depends on the actual ER. This limit is strictily valid for falling-edge overshoot. However, in general AlGaInP LEDs transients faster as higher is the electrical current used to excite the quantum well/s. Therefore, the electrical-to-optical conversion is instantaneosly faster for higher currents and slower for lower currents. This produces asymmetry between the rising and falling edges, being the measured rise time shorter than the fall time. Because of that, and depending on the current driving circuitry and the specific LED architecture, the experimental results obtained in the laboratory shows that the rising-edge overshoot reaches higher values than falling-edge overshoot, and in some cases the rising-edge overshoot can overpass the specification of Table 115-8. Asymmetric dynamic response of the LED is accounted by the transmiter distortion measurement. Beside of that, rising-edge overshoot limit is needed to allow the receiver desing to avoid saturation in any case of operation. ## SuggestedRemedy Modify current overshoot specification to become falling-edge overshoot. Add one row to Table 115-8 for specification of the rising-edge overshoot. Min value of 0 % and max value of 20 %, according to http://www.ieee802.org/3/bv/public/Nov\_2016/perezaranda\_3bv\_2\_1116.pdf. Eliminate "The transmitter overshoot (OS) is calculated as the maximum of OSrise and OSfall" from 115.6.4.6, pg. 100, line 50. Response Status C ACCEPT. TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed U/unsatisfied Z/withdrawn SORT ORDER: Comment ID Cl **0** SC **0** P L # [01-4] Berger, Catherine Comment Type GR Comment Status R "Table 115A-2--BCH(1976, 1668) codeword: has a cell in column three that only has an "f" in the cell SuggestedRemedy Please change the contents of the cell with just an "f" in it as appropriate, if necessary. Response Response Status C The systematic part (information) of the BCH codeword is composed by 1668 bits. These bits are goruped into 26 64-bit groups to build the table in a readable format, except the last 4 bits (remainder of 1668/64) that have to be included in a separated cell because 1668 is not multiple of 64. "f" is the hexadecimal digit that represents the value of those 4 bits (1111). There are precedents on using similar table format in 802.3. Please, see Annex 91A. Table 91A-2 shows a 140-bit parity that is divided in 64-bit groups and the last one is also incomplete. Annex 115A is also consistent with Annex 74A. C/ 0 SC 0 P L # [r01-5 Berger, Catherine Comment Type E Comment Status A IEEE capitalizes the first letter of each item in a list. SuggestedRemedy Please capitalize the first letter of each item in the list located in 115.12.3. Response Status C ACCEPT IN PRINCIPLE. Other lists in the draft do not follow the IEEE Standards Style Manual list conventions referenced by the comment, and the commenter's suggested remedy is incomplete for the cited list: - 115.1.1 -- Capitalize each list item, delete "and" on last list item, and because at least one of the list items is a sentence, end all items with a period/full stop. - Page 53, line 46 -- Replace end comma with period in item 4). - Page 60, line 28 -- Add end period to item 1). - Page 85, line 32 -- Capitalize each list item; but because no list item is a sentence, delete the end punctuation on all list items. - Page 101, line 15 -- add missing period/full stop at end of list item 4). - Page 105, line 7 -- Capitalize list items. - Page 111, line 27 -- Capitalize list items, delete "and" on last list item, and delete end punctuation on each list item. 115.12.3 -- Capitalize as suggested, additionally delete end punctuation on each list item. CI 0 SC 0 P L # [r01-6 Berger, Catherine Comment Type E Comment Status R There is a stray colon at the end of subclause 115.7.3. SuggestedRemedy Response Status C REJECT. Stray colon not found. TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed U/unsatisfied Z/withdrawn SORT ORDER: Comment ID Comment ID r01-6 Page 2 of 8 11/9/2016 4:14:49 PM C/ 115 SC 115.7 Ρ # r01-7 Berger, Catherine Comment Type GR Comment Status A A sentence in 115.7 reads "The transfer function is specified in magnitude normalized at DC (0 Hz) and is given as a lower bound limit." Is "0 Hz" necessary/accurate? SuggestedRemedy Response Status C Response ACCEPT IN PRINCIPLE. Eliminate "(0 Hz)", not really needed. P CI 0 SC 0 1 # r01-8 Berger, Catherine Comment Type E Comment Status A Please note that in the new clauses, the subtraction sign/negative symbol appears most often as a hyphen. IEEE uses an en-dash (CTRL Q shift P). SuggestedRemedy Response Status C ACCEPT IN PRINCIPLE. Editor to search draft for hyphens used as arithmetic minus signs and replace those found with en-dash. Hyphen to be kept in Matlab code paragraphs to be consistent with Matlab syntax. aw, David Comment Type T Comment Status A The definition of the variable 'req\_thp\_coef' includes the statement that 'req\_thp\_coef is a set of 9 real numbers in fixed-point format (see 115.3.8) as received in the PHD field REMPHD.RX.REQ.THP.SETID.' Is this correct, the field PHD.RX.REQ.THP.SETID is a 2 bit field, see Table 115-6, and in the state THPTX\_RECEIVE\_REQ the variable req\_thp\_coef is assigned the value REMPHD.RX.REQ.THP.COEF which is a set of 9 real numbers. SuggestedRemedy Suggest that '... as received in the PHD field REMPHD.RX.REQ.THP.SETID.' should be changed to read '... as received in the PHD fields REMPHD.RX.REQ.THP.COEF.'. Response Status C ACCEPT IN PRINCIPLE. Replace with '... as received in the PHD fields REMPHD.RX.REQ.THP.COEF[8:0].' for consistency with 115.3.4. TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed U/unsatisfied Z/withdrawn SORT ORDER: Comment ID Late C/ 115 SC 115.3.5.1 P70 L2 # r01-10 Law, David Hewlett Packard Enter Comment Status A Late The definition of the variable 'rcvr\_clock\_lock' states 'Variable set by the PHY clock recovery function ...'. Despite this the variable 'rcvr\_clock\_lock' is set to 'NOT\_OK' in the PMARX\_DISABLE state of Figure 115-23 'PHY RX control state diagram' and is never set to 'OK' by that or any other state diagram. A similar issue exists with 's1\_synch' where the variable definition states 'Variable set by the PHY clock recovery function ...' yet it is set to 'NOT\_OK' in the PMARX\_DISABLE state of Figure 115-23 and never set to OK anywhere. #### SuggestedRemedy Comment Type Based on the definition of the variables in 115.3.5.1 suggest that the assignment 'rcvr\_clock\_lock <= NOT\_OK' and 's1\_synch <= NOT\_OK' in the PMARX\_DISABLE state of Figure 115-23 be deleted. Response Status C ACCEPT IN PRINCIPLE. Т In order to be consistent with sub-clause 115.3.2 PMA receive function, where it is stated that clock recovery is included in that function, also replace "PHY" with "PMA receive", as: s1\_synch Variable set by the PMA receive clock recovery function to indicate synchronization with the start of Transmit Blocks. rcvr clock lock Variable set by the PMA receive clock recovery function to indicate that the clock has been properly recovered from the received signal. Also, in page 64, line 32, delete: "Clock recovery is directed by the PHY RX control state diagram as specified in 115.3.5.3." It is not accurate and does not provide information. Cl 115 SC 115.2.3.1 P49 L36 # [01-11 Law. David Hewlett Packard Enter Comment Type T Comment Status A Late Suggest that the order that the 704 PHD bits are used to compute the CRC16 should be specified. SuggestedRemedy Suggest that '... 704 PHD bits are then used to compute the CRC16 ...' should be changed to read '... 704 PHD bits, in transmit bit order, are then used to compute the CRC16 ...'. Response Status C ACCEPT. Cl 115 SC 115.3.5.1 P69 L25 Law, David Hewlett Packard Enter Comment Type E Comment Status A Typo, 'diagrams' should be 'diagram'. SuggestedRemedy Suggest that '... the link monitor state diagrams ...' should read '... the link monitor state diagram ...' Response Status C ACCEPT. C/ 115 SC 115.3.5.1 P69 L25 # [r01-13 Law, David Hewlett Packard Enter Comment Type **E** Comment Status **A** Late I believe that link status is used by Figure 115-22 'PHY TX control. SuggestedRemedy Suggest that '... PMA TX and RX PHY control state diagrams ...' should read '... PHY TX and PHY RX control state diagrams ...' Response Status C ACCEPT. # r01-12 Late C/ 115 SC 115.3.5.1 P70 L44 # [01-14 Law, David Hewlett Packard Enter #### Comment Type T Comment Status A Late The definition of the tx\_gmii\_enable variable states that it is used to '... connect or disconnect the 64B/65B encoder to the GMII transmit data stream ...'. Subclause 115.3.5.2 'PHY TX control state diagram' also states that 'If one of the link partners fails to receive payload data sub-blocks with reliability (link\_status = FAIL), the 64B/65B PCS encoder is disconnected from the GMII transmit stream until the bidirectional link is re-established.'. Despite these statements I can't find any reference to tx\_gmii\_enable in subclause 115.2.1 'Transmit Block' or in subclause 115.2.4.1.1 '64B/65B encoding'. ## SuggestedRemedy Suggest that mention of tx\_gmii\_enable should be made in subclause 115.2.4.1.1 or 115.2.4.1.2. # Response Status C ### ACCEPT IN PRINCIPLE. In page 71, line 35, it is stated: "While establishing the bi-directional link, the 64B/65B PCS encoder is not connected to the GMII transmit stream (tx\_gmii\_enable <= FALSE), it generates PDB.CTRL blocks encoding normal inter-frame (idle) information to fill the payload data sub-blocks (see 115.2.4.1.1). ". Also in page 70, line 49, it is stated: "FALSE: 64B/65B encoder is not connected to GMII transmit data stream (normal inter- frame is encoded in transmitted PDBs) ". Although it is defined the behavior of the 64B/65B encoder when tx\_gmii\_enable is FALSE, the draft can be improved in the sense that no specification is provided in this respect (there is not "shall" statement and associated PICS item) and the location seems not to be the most appropriate. In addition, the wording regarding to tx\_gmii\_enable of "connect" and "disconnect" the 64B/65B encoder of GMII transmit is not so clear. It is more appropriate to replace the wording with "control the operation" since the 64B/65B encoder can be considered always operative but the output depends on the value of the state variable. Editor to modify definitions in 115.3.5.1 as: tx qmii enable Variable set by the PHY TX control state diagram to control the 64B/65B encoder operation (see 115.2.4.1.2). Values: TRUE: The 64B/65B encoder encodes the GMII transmit data stream transfers into FALSE: The 64B/65B encoder does not encode the GMII transmit data stream. Normal inter-frame is encoded in transmitted PDBs #### link status '... control state diagrams to control the 64B/65B encoder and 64B/65B decoder operation." Editor to delete: "it generates PDB.CTRL blocks encoding normal inter-frame (idle) information to fill the payload data sub-blocks (see 115.2.4.1.1) " from page 71, line 36. Editor to replace page 71, line 35: "While establishing the bi-directional link, the 64B/65B PCS encoder is not connected to the GMII transmit stream (tx\_gmii\_enable <= FALSE), " with "While establishing the bi-directional link, the 64B/65B PCS encoder does not encode the GMII transmit stream (tx gmii enable <= FALSE)." Editor to replace page 71, line 40: "the 64B/65B PCS encoder is disconnected from the GMII transmit stream until the bidirectional link is re-established." with "the 64B/65B PCS encoder does not encode the GMII transmit stream until the bidirectional link is re-established." Editor to insert in page 54, between lines 16 and 17: PCS ENC EN % tx gmii enable (see 115.3.5.1) value for each GMII transfer, 1xL vector Editor to insert after "% 64B/65B encoding procedure" and before the for loop: GMII.TX EN = GMII.TX EN & PCS ENC EN; GMII.TX ER = GMII.TX ER & PCS ENC EN: The two additions to the Matlab code are to include in the formal definition, which is subject of the shall statement, the behavior of the 64B/65B encoder when tx\_gmii\_enable is FALSE. As it can be seen in this case, all the GMII transfers that there may be from the MAC attached to the PHY are replaced by inter-frame (idles) before PDB encoding when tx gmii enable is FALSE. C/ 115 SC 115.3.5.2 P70 L52 # r01-15 Law, David Hewlett Packard Enter Comment Type T Comment Status A Late For 1000BASE-X PHYs, if I read Figure 36-5 'PCS transmit ordered set state diagram' correctly, on reset (power\_on=TRUE or mr\_main\_reset=TRUE) they transitions on an open arrow in to the TX\_TEST\_XMIT state. When reset is removed, if a transmission is taking place (TX\_EN=TRUE or TX\_ER=TRUE), the state diagram transitions in to the IDLE state where it transmits idle (tx\_o\_set?/I/). It remains in that state until the transmission cease (TX\_EN=FALSE and TX\_ER=FALSE) at which point it exits and normal operation commences. Similarly for 1000BASE-T, in Figure 40-8 'PCS Data Transmission Enabling state diagram', on reset (pcs\_reset = ON or link\_status = FAIL) it transitions on an open arrow in to the DISABLE DATA TRANSMISSION state setting tx\_enable to FALSE. Even when reset is removed it will not exit this state until both TX\_EN = FALSE and TX\_ER = FALSE. Based on the above, both 1000BASE-X and 1000BASE-T PHYs ensure that if they exit reset while either TX\_EN or TE\_ER is asserted, they continue to transmit idle and do not transmit a fragment. ## SuggestedRemedy Suggest that similar behaviour is specified for 1000BASE-RH PHYs. Response Response Status C ACCEPT IN PRINCIPLE. Editor to define in 115.3.5.1 a new state variable as: tx gmii idle Variable that indicates the idle status of the GMII transmit data path. $\label{thm:current} \mbox{Values: TRUE: the value of TX\_EN signal of the current GMII transfer in GMII transmit}$ stream is 0 FALSE: the value of TX\_EN signal of the current GMII transfer in GMII transmit stream is 1 Editor to modify the PHY TX control state diagram so that the transition from PMATX\_ENABLE\_TX to PMATX\_PCS\_DATA is "link\_status = OK \* tx\_gmii\_idle = TRUE". With the last modification of PHY TX control state diagram the encoding of GMII transmit data path is only enabled when there is no packet transmission or error propagation in progress. Editor to replace in page 71, line 37: "Once the bidirectional link is established (link\_status = OK), data from the GMII transmit stream is mapped into PDBs generated by the 64B/65B PCS encoder (tx\_gmii\_enable <= TRUE in state PMATX\_PCS\_DATA)." "Once the bidirectional link is established, the 64B/65B encoder checks, and if necessary, waits until the GMII transmit data stream transfer is not part of a packet or error propagation (link status = OK \* tx gmii idle = TRUE); and then begins encoding the GMII transmit stream into PDBs (tx\_gmii\_enable <= TRUE in state PMATX\_PCS\_DATA)." TYPE: TR/technical required ER/editorial required GR/general required T/technical E/editorial G/general COMMENT STATUS: D/dispatched A/accepted R/rejected RESPONSE STATUS: O/open W/written C/closed U/unsatisfied Z/withdrawn SORT ORDER: Comment ID Cl 115 SC 115.3.5.3 P71 L43 # r01-16 Law, David Hewlett Packard Enter Comment Type T Comment Status A Late For 1000BASE-X PHYs, if I read Figure 36-9 'Synchronization state diagram' correctly, a loss of link (signal\_detectCHANGE=True) will cause entry in to the LOSS\_OF\_SYNC state which sets code\_sync\_status to FAIL (code\_sync\_status <= FAIL. Assuming this is not due to LPI, since sync\_status = code\_sync\_status + rx\_lpi\_active, sync\_status will also be set to FAIL. This will cause entry in to the LINK\_FAILED state in Figure 36-7a 'PCS receive state diagram, part a' which includes the action 'IF receive = TRUE THEN receiving <= FALSE; RX\_ER <= TRUE'. On the next vector (SUDI) the WAIT\_FOR\_K state is entered where RX\_ER is set false (RX\_ER <= FALSE). Similarly for 1000BASE-T when the link status transitions to fail (link\_status = FAIL) Figure 40-11a 'PCS Receive state diagram, part a' transitions to the LINK FAILED state. In this state RX\_ER is asserted (RX\_ER <= TRUE) until the next symbol vector from the PMA (PUDI) at which point the state diagram transitions to the IDLE state where both RX\_ER and RX\_DV (RX\_ER <= FALSE, RX\_DV <= FALSE) are set false. Based on the above, both 1000BASE-X and 1000BASE-T PHYs ensure that if they enter link fail during reception of a packet the packet is terminated with a receive error being forwarded to the MAC. ## SuggestedRemedy Suggest that similar behaviour is specified for 1000BASE-RH PHYs. Response Response Status C ACCEPT IN PRINCIPLE. The wording regarding to rx\_gmii\_enable of "connect" and "disconnect" the 64B/65B decoder of GMII receive is not so clear. It is more appropriate to replace the wording with "control the operation" since the 64B/65B decoder can be considered always operative but the output depends on the value of the state variable. In this way, the Matlab code already used as specification for the PCS 64B/65B decoder can include the modifications needed for the comment resolution. Editor to modify definition in 115.3.5.1 as: rx amii enable Variable set by the PHY RX control state diagram to control the 64B/65B decoder operation (see 115.2.5). Values: TRUE: The 64B/65B decoder receives PDBs from the link partner and decodes them into GMII receive data stream transfers FALSE: The 64B/65B decoder does not decode received PDBs from the link partner Editor to replace page 73, line 23: "the 64B/65B PCS decoder is disconnected from the GMII receive stream (rx\_gmii\_enable <= FALSE) until the bidirectional link is re-established (link\_status = OK)." with "the 64B/65B PCS decoder does not decode PDBs received from link partner into the GMII receive stream (rx\_gmii\_enable <= FALSE) until the bidirectional link is re-established (link\_status = OK). " Editor to replace page 61, line 44 (code5 is code footnote 5 below): "The 64B/65B decoder implementation shall produce the same result as the following MATLAB (see 1.3) code5 when the state variable rx\_gmii\_enable is TRUE (see 115.3.5.1). "with "The 64B/65B decoder implementation shall produce the same result as the following MATLAB (see 1.3) code5." Editor to insert in page 61, between lines 49 and 50: PCS\_DEC\_EN % rx\_gmii\_enable (see 115.3.5.1) value for each GMII transfer, 1xL vector Editor to insert after in page 63, after line 4 (the last end of for loop) : % When PCS\_DEC\_EN = 0, idles are generated GMII.RX\_EN = GMII.RX\_EN & PCS\_DEC\_EN; GMII.RX\_ER = GMII.RX\_ER & PCS\_DEC\_EN; % Data reception error is signaled when PCS\_DEC\_EN transitions to 0 % in the middle of a packet transfer idx\_err = find(([diff(PCS\_DEC\_EN) < 0) 0] & GMII.RX\_EN)+1; $GMII.RX_EN(idx_err) = 1;$ GMII.RX\_ER(idx\_err) = 1; With the last additions to the Matlab code, the behavior of 64B/65B decoder is defined also for the case of rx\_gmii\_enable = FALSE. The PCS decoder also generates a data reception error indication when rx\_gmii\_enable transitions from TRUE to FALSE during the progress of a packet transfer through the GMII. C/ 115 P70 SC 115.3.5.2 L28 # r01-17 Law, David Hewlett Packard Enter Comment Type Т Comment Status A Late The rx gmii enable variable states that it is used to '... connect or disconnect the 64B/65B decoder to the GMII receive data stream ...'. I wasn't however able to find text that stated what should be sent on the GMII receive path when rx gmii enable=FALSE. SuggestedRemedy Please specify what should be forwarded on the GMII receive path in this condition. Response Response Status C ACCEPT IN PRINCIPLE. This comment is solved with the response to comment #r01-16, copied below. The wording regarding to rx amii enable of "connect" and "disconnect" the 64B/65B decoder of GMII receive is not so clear. It is more appropriate to replace the wording with "control the operation" since the 64B/65B decoder can be considered always operative but the output depends on the value of the state variable. In this way, the Matlab code already used as specification for the PCS 64B/65B decoder can include the modifications needed for the comment resolution. Editor to modify definition in 115.3.5.1 as: rx amii enable Variable set by the PHY RX control state diagram to control the 64B/65B decoder operation (see 115.2.5). Values: TRUE: The 64B/65B decoder receives PDBs from the link partner and decodes them into GMII receive data stream transfers FALSE: The 64B/65B decoder does not decode received PDBs from the link partner Editor to replace page 73, line 23: "the 64B/65B PCS decoder is disconnected from the GMII receive stream (rx gmii enable <= FALSE) until the bidirectional link is re-established (link status = OK)." "the 64B/65B PCS decoder does not decode PDBs received from link partner into the GMII receive stream (rx gmii enable <= FALSE) until the bidirectional link is re-established (link status = OK). Editor to replace page 61, line 44 (code5 is code footnote 5 below): "The 64B/65B decoder implementation shall produce the same result as the following MATLAB (see 1.3) code5 when the state variable rx gmii enable is TRUE (see 115.3.5.1). " "The 64B/65B decoder implementation shall produce the same result as the following MATLAB (see 1.3) code5." Editor to insert in page 61, between lines 49 and 50: PCS DEC EN % rx gmii enable (see 115.3.5.1) value for each GMII transfer, 1xL vector Editor to insert after in page 63, after line 4 (the last end of for loop): % When PCS DEC EN = 0, idles are generated GMII.RX EN = GMII.RX EN & PCS DEC EN; GMII.RX ER = GMII.RX ER & PCS DEC EN; % Data reception error is signaled when PCS DEC EN transitions to 0 % in the middle of a packet transfer idx err = find(([diff(PCS DEC EN) < 0) 0] & GMII.RX EN)+1; GMII.RX EN(idx err) = 1; GMII.RX ER(idx err) = 1; With the last additions to the Matlab code, the behavior of 64B/65B decoder is defined also for the case of rx gmii enable = FALSE. The PCS decoder also generates a data reception error indication when rx qmii enable transitions from TRUE to FALSE during the progress of a packet transfer through the GMII. C/ 115 SC 115.6.3.2 P96 L47 # r01-18 Law, David Hewlett Packard Enter Comment Type Comment Status A Late The PHY clock recovery function will derive a receive clock based on the received symbol stream, and hence the receive clock, and in particular its tolerance, will be based on the transmit clock of the far end PHY. I assume that this receive clock will be used to generate the GMII RX CLK as I didn't see any mention of this being generated locally with a elasticity buffer deleting or adding idles to cross the clock boundary that would create. Based on this, since subclause 115.6.3.2 'Transmit clock frequency' states that the symbol transmission rate of the PHY shall be 325.00 MBd +/-0.025% the clock tolerance of the 1000BASE-RHx RX CLK will also be +/-0.025%. The problem with this is that subclause 35.2.2.2 'RX CLK (receive clock)' of IEEE Std 802.3-2015 states that 'When the received data rate at the PHY is within tolerance, the RX CLK frequency shall be 125MHz +/-0.01%, one-eighth of the MAC receive data rate.'. It appears that a 1000BASE-RHx RX CLK will not meet this requirement. Similarly to above, item fFREQ of Table 35-8 'AC specifications' of IEEE Std 802.3-2015 specifies a clock of 125MHz -100 ppm min, 125MHz +100 ppm max. Since subclause 115.6.3.2 specifies a transmit symbol clock of different tolerance (+/-0.025%) this implies the use of a local transmit symbol clock. This will therefore require crossing of a clock boundary at some point yet I don't see the specification of a elasticity buffer deleting or adding idles to cross the boundary. SuggestedRemedy See comment. Response Response Status C ACCEPT IN PRINCIPLE Editor to replace 0.025% with 0.01% in page 96 line 49. Modify PICS item PMI3 accordingly.